| Topology | Other Topology |
| IC revision | E3 |
This reference design describes a 20.8 GSPS sampling system using RF sampling analog-to-digital converters (ADCs) in time interleaved configuration. Time interleaving method is a proven and traditional way of increasing sample rate, however, matching individual ADCs offset, gain and sampling time mismatch is critical to achieve performance. The complexity of interleaving increases with higher sampling clock. The phase matching between the ADCs is one of the critical specifications to achieve better SFDR and ENOB. This reference design uses the noiseless aperture delay adjustment feature on ADC12DJ5200RF with a 19 fs precise phase control steps that eases 20.8 GSPS interleaving implementation. The reference design uses on-board low noise JESD204B clock generator based on LMK04828 and LMX2594 that meets 12 bit system performance requirement.
Order Code | Datasheet | Simulation | Downloads | Status | Product series | f | IL(dB) | VSWR | Samples | |
|---|---|---|---|---|---|---|---|---|---|---|
![]() | WE-LPF Multilayer Chip Low-Pass Filter, 2400-2500 MHz, 0.5 dB | Status Activei| Production is active. Expected lifetime: >10 years. | Product seriesWE-LPF Multilayer Chip Low-Pass Filter | Frequency Range2400-2500 MHz | Insertion Loss0.5 dB | VSWR1.5 |