| Topology | Buck Converter |
| Input voltage | 1.8 V |
| Output 1 | 0.85 V / 0.35 A |
The ARD_X_AUP_A1 is a scalable power supply designed to provide power to Xilinx Artix UltraScale+ Cost-optimized FPGA devices using minimum number of power rails. The designs are scalable to support the cost- and power-optimized FPGA devices including AU10P, AU15P, AU20P, and AU25P.
Order Code | Datasheet | Simulation | Downloads | Status | Product series | C | Tol. C | VR(V (DC)) | Size | Operating Temperature | DF(%) | RISO | Ceramic Type | L(mm) | W(mm) | H(mm) | Fl(mm) | Packaging | Samples |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| WCAP-CSGP MLCCs 25 V(DC), 10 µF, ±20% | Status Activei| Production is active. Expected lifetime: >10 years. | Product seriesWCAP-CSGP MLCCs 25 V(DC) | Capacitance10 µF | Capacitance±20% | Rated Voltage25 V (DC) | Size1206 | Operating Temperature -55 °C up to +85 °C | Dissipation Factor10 % | Insulation Resistance0.01 GΩ | Ceramic TypeX5R Class II | Length3.2 mm | Width1.6 mm | Height1.6 mm | Pad Dimension0.6 mm | Packaging7" Tape & Reel |